# Inverter Lecture 4



Enhancement mode MOSFET transistor region of operation

|      | Cut-off                                       | Resistive                                                                                                                          | Saturation                                                                                                                             |
|------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| nMOS | $V_{GSn} < V_{Tn} \ V_{IN} < V_{Tn}$          | $V_{GSn} > V_{Tn}$ $V_{IN} > V_{Tn}$ $V_{DSn} < V_{GSn} - V_{Tn}$ $V_{OUT} < V_{IN} - V_{Tn}$                                      | $V_{GSn} > V_{Tn}$ $V_{IN} > V_{Tn}$ $V_{DSn} > V_{GSn} - V_{Tn}$ $V_{OUT} > V_{IN} - V_{Tn}$                                          |
| pMOS | $V_{GSp} > V_{Tp}$ $V_{IN} > V_{Tp} + V_{DD}$ | $egin{aligned} V_{GSp} < V_{Tp} \ V_{IN} < V_{Tp} + V_{DD} \ V_{DSp} > V_{GSp} - V_{Tp} \ V_{OUT} > V_{IN} - V_{Tp} \end{aligned}$ | $egin{aligned} V_{GSp} &= V_{Tp} \ V_{IN} &< V_{Tp} + V_{DD} \ V_{DSp} &< V_{GSp} - V_{Tp} \ V_{OUT} &< V_{IN} - V_{Tp} \end{aligned}$ |



#### Inverter



# Inverter operating regions

- 1 nMOS Off pMOS Res.
- 2 nMOS Sat.
   pMOS Res.
- 3 nMOS Sat. pMOS Sat.
- 4 nMOS Res. pMOS Sat
- 5 nMOS Res. pMOS off







# Inverter operating regions

- 1 nMOS Off pMOS Res.
- 2 nMOS Sat.
   pMOS Res.
- 3 nMOS Sat. pMOS Sat.
- 4 nMOS Res. pMOS Sat
- 5 nMOS Res. pMOS off







- Inverter operating regions
- 1 nMOS Off pMOS Res.

$$I_{DSn} = -I_{DSp} = 0$$

$$V_{DSp} = V_{OUT} - V_{DD}$$

$$V_{DSp} = 0$$

$$V_{OUT} = V_{DD}$$







- Inverter operating regions
- 2 nMOS Sat. pMOS Res.

$$V_{IN} \le V_{OUT} \le \frac{V_{DD}}{2}$$

$$I_{DSn} = k_n \frac{\left(V_{IN} - V_{Tn}\right)^2}{2}$$

$$V_{GSp} = V_{IN} - V_{Tn}$$

$$V_{DSp} = V_{OUT} - V_{DD}$$



$$I_{DSp} = -k_p \left[ (V_{IN} - V_{DD} - V_{Tp}) (V_{OUT} - V_{DD}) - \frac{(V_{OUT} - V_{DD})^2}{2} \right]$$



- Inverter operating regions
- 2 nMOS Sat. pMOS Res.



$$I_{DSn} = -I_{DSp}$$

$$V_{OUT} = \left(V_{IN} - V_{Tp}\right) + \sqrt{\left(V_{IN} - V_{Tp}\right)^2 - 2\left(V_{IN} - \frac{V_{DD}}{2} - V_{Tp}\right)V_{DD} - \frac{k_n}{k_p}\left(V_{IN} - V_{Tp}\right)^2}$$





- Inverter operating regions
- 3 nMOS Sat.

pMOS Sat.

$$I_{DSn} = k_n \frac{(V_{IN} - V_{Tn})^2}{2}$$

$$I_{DSp} = -k_p \frac{(V_{IN} - V_{DD} - V_{Tp})^2}{2}$$

$$I_{DSn} = -I_{DSp}$$

$$V_{IN} = \frac{V_{DD} + V_{Tp} + V_{IN} \sqrt{\frac{k_n}{k_p}}}{1 + \sqrt{\frac{k_n}{k_p}}}$$







- Inverter operating regions
- 4 nMOS Res.pMOS Sat

$$I_{DSn} = k_n \left[ (V_{IN} - V_{Tn}) V_{OUT} - \frac{V_{OUT}^2}{2} \right]_{V_{I}}$$

$$I_{DSp} = -k_p \frac{(V_{IN} - V_{DD} - V_{Tn})^2}{2}$$

$$I_{DSn} = -I_{DSp}$$

$$V_{OUT} = (V_{IN} - V_{Tn}) + \sqrt{(V_{IN} - V_{Tn})^2 - \frac{k_p}{k_n} (V_{IN} - \frac{V_{DD}}{2} - V_{Tp})^2}$$





- Inverter operating regions
- 5 nMOS Res. pMOS off

$$I_{DSp} = 0$$

$$V_{GSp} = V_{IN} - V_{DD}$$

$$V_{OUT} = 0$$







# Ideal Inverter







## Switching Threshold

- The switching threshold defined as a voltage
- Where

$$V_{\scriptscriptstyle M} = V_{\scriptscriptstyle OUT} = V_{\scriptscriptstyle IN}$$

Since

$$V_{GS} = V_{DS}$$

- Both pMOS and nMOS are in saturation.
- For velocity saturation

$$V_{DS}(sat) < V_M - V_T$$

• Ignoring the channel modulation  $\lambda=0$ 

$$k_{n}V_{DSn}\left(sat\right)\left(V_{M}-V_{Tn}-\frac{V_{DSn}\left(sat\right)}{2}\right)$$

$$+k_{p}V_{DSp}\left(sat\right)\left(V_{M}-V_{DD}-V_{Tp}-\frac{V_{DSp}\left(sat\right)}{2}\right)=0$$







Switching Threshold

$$V_{M} = \frac{\left(V_{Tn} + \frac{V_{DSATn}}{2}\right) + r\left(V_{DD} + V_{Tp} + \frac{V_{DSATp}}{2}\right)}{1 + r}$$

Where r compares the relative strength of pMOS and nMOS

$$r = \frac{k_p V_{DSp}(sat)}{k_n V_{DSn}(sat)} = \frac{\upsilon_p(sat) W_p}{\upsilon_n(sat) W_n}$$

• For the  $t_{ox}(pMOS) = t_{ox}(nMOS)$ 

$$V_{M} = \frac{V_{Tn} + r\left(V_{DD} + V_{Tp}\right)}{1 + r}$$









- Switching Threshold
- For comparable high and low noise margin

$$V_{M} \approx \frac{rV_{DD}}{1+r} = \frac{V_{DD}}{2}$$

- Which requires r=1
- Then the pMOS device should be seized to

$$\frac{\left(W/L\right)_{p}}{\left(W/L\right)_{n}} = \frac{k'_{n}V_{DSn}\left(sat\right)}{k'_{p}V_{DSp}\left(sat\right)}$$

• Making  $W_p$  wider results in r>1 and move  $V_M$  upper than the middle closer to  $V_{DD}$  and increasing the strength of nMOS move the switching voltage  $V_M$  closer to GND.









## Switching Threshold

• For desired value of the threshold voltage  $V_{\scriptscriptstyle M}$  , the pMOS to nMOS transistor sizes to set

$$\frac{\left(W/L\right)_{p}}{\left(W/L\right)_{n}} = \frac{k_{n}V_{DSn}\left(sat\right)\left(V_{M}-V_{Tn}-\frac{V_{DSn}\left(sat\right)}{2}\right)}{k_{p}V_{DSp}\left(sat\right)\left(V_{DD}-V_{M}+V_{Tp}+\frac{V_{DSp}\left(sat\right)}{2}\right)}$$

• For  $V_{DS}\left(sat\right) > V_{M} - V_{T}$  where the saturation velocity is not occur, then

$$V_{M} = \frac{V_{Tn} + r(V_{DD} + V_{Tp})}{1 + r}$$

$$r = \sqrt{\frac{-k_{p}}{k}}$$







Where

#### Inverter

#### **Advanced Digital IC Design**



#### Noise Margin

The input voltage high  $V_{_{I\!I\!I}}$  and out put voltage low is  $V_{_{I\!I\!I}}$ defined as

$$g = \frac{dV_{out}}{dV_{in}} = -1$$

The piecewise linear approximation for VTC

$$V_{IH} - V_{IL} = -\frac{(V_{OH} - V_{OH})}{g} = \frac{-V_{DD}}{g}$$

Then the  $\,V_{{\scriptscriptstyle I\!H}}$  is

$$V_{IH} = V_M - \frac{V_M}{\sigma}$$

The  $V_{IL}$ 

$$V_{IH} = V_M - \frac{V_M}{g}$$

$$V_{IL} = V_M + \frac{V_{DD} - V_M}{g}$$

and the high noise margin is

$$NM_{H} = V_{DD} - V_{IH}$$

And the low noise margin is



$$NM_L = V_{IL}$$









- Length Modulation
- Ignoring length modulation results in infinite gain
- Considering length modulation results in infinite gain

$$k_{n}V_{DSn}\left(sat\right)\left(V_{IN}-V_{Tn}-\frac{V_{DSn}\left(sat\right)}{2}\right)\left(1+\lambda V_{OUT}\right)$$

$$+k_{p}V_{DSp}\left(sat\right)\left(V_{IN}-V_{DD}-V_{Tp}-\frac{V_{DSp}\left(sat\right)}{2}\right)\left(1+\lambda_{p}V_{OUT}-\lambda_{p}V_{DD}\right)=0$$

Differentiating the output with respect to the input

$$\frac{dV_{out}}{dV_{in}} = \frac{k_{n}V_{DSn}(sat)(1 + \lambda_{n}V_{OUT}) + k_{p}V_{DSp}(sat)(1 + \lambda_{p}V_{OUT} - \lambda_{p}V_{DD})}{\lambda_{n}k_{n}V_{DSn}(sat)\left(V_{IN} - V_{Tn} - \frac{V_{DSn}(sat)}{2}\right) + \lambda_{p}k_{p}V_{DSp}(sat)\left(V_{IN} - V_{DD} - V_{Tp} - \frac{V_{DSp}(sat)}{2}\right)}$$

• Ignoring some second-order terms and setting  $V_{I\!N}=V_{\!\scriptscriptstyle M}$  results in gain

$$g = \frac{1}{I_{DS}(V_M)} \frac{k_n V_{DSn}(sat) + k_p V_{DSp}(sat)}{\lambda_n - \lambda_p} = \frac{1 + r}{\left(V_M - V_{Tn} - \frac{V_{DSn}(sat)}{2}\right) \left(\lambda_n - \lambda_p\right)}$$





Device variation







Voltage supply scaling







Device variation







Effect of Capacitance (lumped capacitor model)







- Gate-Drain Capacitance
- The capacitance between the gate and drain  $C_{gd12}$  of the first inverter is overlap capacitance of M1 and M2.
- M1 and M2 are either in cut-off or in saturation mode during the first half of output transient.
- The gate-drain capacitance  $C_{gd12}$  with respect to ground in lumped circuit model.

$$C_{gd12} = 2C_{GD0}W$$

• The factor of two is due to the Miller effect. The  $\,C_{GD0}$  is the overlapped capacitor







## Diffusion Capacitances

- The nonlinear voltage dependent diffusion capacitances  $\,C_{db1}$  and  $\,C_{db2}$  is due to the reversed bias pn-junction.
- The diffusion capacitor linearized over the voltage range of interest

$$C_{eq} = k_{eq} C_{jo}$$

- The  $C_{io}$  is the junction capacitor per unit area under zero-bias condition.
- The bottom plate and sidewall zero bias value as can be obtained from the SPICE model CJ and CJSW.
- The  $k_{\it eq}$  is

$$k_{eq} = \frac{-V_0^m}{\left(V_{high} - V_{low}\right)\left(1 - m\right)} \left[ \left(V_0 - V_{high}\right)^{1 - m} - \left(V_0 - V_{low}\right)^{1 - m} \right]$$



### Inverter

#### **Advanced Digital IC Design**



- Wire Capacitance
- ullet The wire capacitance.  $C_{\scriptscriptstyle W}$  Depends on length and width of interconnecting wire





- Gate Capacitances
- The gate capacitances  $\,C_{g\,3}$  and  $\,C_{g\,4}$  includes both overlap and gate capacitance of each transistor.

$$\begin{split} C_{fan-out} &= C_{gate} \left( nMOS \right) + C_{gate} \left( pMOS \right) \\ &= \left( C_{GSOn} + C_{GDOn} + W_n L_n C_{OX} \right) + \left( C_{GSOp} + C_{GDOp} + W_p L_p C_{OX} \right) \end{split}$$

